Mobile QR Code QR CODE

  1. (Department of Electronic Engineering, Myongji University, Gyeonggi, Yongin, Korea)



Field effect transistor, high temperature operation, positive feedback mechanism

I. INTRODUCTION

Since the introduction of the metal-oxide-semiconductor field-effect transistor (MOSFET), the dimensions of MOSFET devices have progressively decreased to enhance integration, performance, and reduce process costs [1-3]. However, reliability concerns such as leakage current and subthreshold swing degradation have emerged [4]. The operation principle of a conventional MOSFET device, depends on thermal injection, imposes a theoretical limit preventing achievement of a subthreshold swing less than 60 mV/dec [5]. This limitation complicates efforts to reduce the increasing leakage current associated with conventional MOSFET scaling down.

To address this challenge, researchers have proposed the development of transistor devices operating on new principles [6,7]. Various devices, including tunneling field-effect transistors (TFETs) utilizing tunneling effects [8], impact ionization metal-oxide-semiconductor field-effect transistors (IMOS) with avalanche breakdown [9], and feedback field-effect transistors (FBFETs) applying the feedback effect of electrons and holes in a channel, have been introduced [10]. Among these, the feedback field-effect transistor exhibits a small subthreshold swing (SS) close to 0 mV/dec and a substantial on-current (I$_{\mathrm{ON}}$) [11]. FBFETs also find application in various electronic devices owing to their hysteresis and charge accumulation characteristics [12]. FBFETs operate through a positive feedback loop, where electrons and holes in the channel region modulate the energy state of the potential barrier [13].

Upon change of the gate voltage in the FBFET device, the initiation of a positive feedback loop within the channel is triggered by the movement of charge carriers. Consequently, FBFETs demonstrate a notably high I$_{\mathrm{ON}}$ and an exceptionally low SS when compared to conventional MOSFET devices. The exploration and investigation of FBFETs to utilize these advantageous characteristics have recently become a subject of extensive research [10-13].

While the switching behavior characteristics of FBFETs have been introduced, a specific analysis of their high-temperature operation has not been provided in detail. The operational characteristics of semiconductor devices at high temperatures represent a crucial aspect due to potential heating issues, or under elevated temperature conditions. For instance, the increase of electric vehicle market relies on the use of over 1,000 semiconductor chips per vehicle [14]. Among these, semiconductor chips for engine control units (ECUs), power converters, etc., must function in high-temperature environments, reaching around 200 $^{\circ}$C. A comprehensive understanding of the high-temperature characteristics of FBFETs is necessary to broaden their application scope [15,16].

In this paper, we investigate the high-temperature characteristics of FBFETs using technology computer-aided design (TCAD) simulations. This paper involves the observation of the characteristics of a double-gate FBFET device in response to temperature variations from 300 K to 400 K, achieved through systematic parameter adjustments, followed by a comprehensive analysis of the temperature-dependent characteristics.

II. DEVICE STRUCTURE

The device structure of the FBFET is illustrated in Fig. 1, featuring a double-gate configuration with both p-type and n-type polysilicon. This study utilizes the Silvaco TCAD simulator to acquire the electrical characteristics of FBFETs. The double-gate FBFET employed for implementing the feedback mechanism consists of a source, control gate, fixed gate, and drain. In this device structure, a positive bias is applied to both the control gate and the fixed gate. This bias induces the flow of carriers from the source area to the channel, initiating a positive feedback mechanism. The bias applied to the fixed gate remains constant during operation and establish the energy barrier within the FBFET.

Various models were implemented in the TCAD simulation to extract the electrical characteristics. The device models and associated parameters encompass Shockley-Read-Hall (SRH) recombination, surface SRH models for each interface, and mobility-like Auger recombination. Table 1 presents the operational parameters of the FBFET device. In Fig. 2, transfer characteristics of FBFETs are depicted, highlighting crucial electrical parameters. V$_{\mathrm{ON}}$ is defined as the control gate voltage when the device transitions from the off state to the on state [17,18], and it is set to 0.5 V. I$_{\mathrm{ON}}$ is defined as the drain current when the device switches from the off state to the on state [17,18], while I$_{\mathrm{OFF}}$ is defined as the least drain current in the off state [17,18].

Fig. 1. Proposed architecture of double-gate feedback field-effect transistor.
../../Resources/ieie/JSTS.2024.24.1.33/fig1.png
Fig. 2. Simulated I$_{D}$ - V$_{CG}$ of FBFET. The device parameters of the device are summarized in Table 1.
../../Resources/ieie/JSTS.2024.24.1.33/fig2.png
Table 1. Selected device design parameters of FBFET

Parameter

Value [unit]

Channel Length (LG)

100 [nm]

Silicon Channel Thickness (TSi)

22 [nm]

Control Gate Length (LG1)

49 [nm]

Fixed Gate Length (LG2)

49 [nm]

Gate Dielectric Thickness (TOX)

3 [nm]

Source/Drain Length (LS/LD)

30 [nm]

Source/Drain Doping Concentration

1 ˟ 1020 [cm-3]

Channel Doping Concentration

1 ˟ 1015 [cm-3]

Control Gate/Fixed Gate Doping Concentration

1 ˟ 1020 [cm-3]

III. RESULT & DISCUSSION

Figure 3 depicts the energy band diagram of a double-gate FBFET along the channel direction. The N+ source is grounded, and the P+ drain is positively biased (V$_{\mathrm{D}}$ = 0.9 V). Additionally, the fixed gate is positively biased (V$_{\mathrm{FG}}$ = 0.7 V) to establish energy barriers in L$_{\mathrm{G2}}$ regions. In Fig. 3(a), it is evident that the control gate is biased negatively to create potential barriers in L$_{\mathrm{G1}}$ regions. These energy barriers effectively obstruct the movement of holes and electrons. The electron-trapped barrier and hole-trapped barrier function as potential barriers, trapping charges in the source and drain to prevent the injection of electrons and holes into the channel [19]. In this configuration, the FBFET behaves as an N+ PNP+ structure, typically in the OFF state. Fig. 3(b) illustrates that, with an increasing V$_{\mathrm{CG}}$, the energy barrier undergoes a sudden collapse. As the externally applied gate voltage gradually rises, electrons from the source surpass the electron-trapped barrier, accumulating in the electron-trapped potential well. This, in turn, collapses the hole-trapped barrier, allowing holes to traverse the channel towards the source and accumulate in the hole-trapped potential well. Consequently, this process reduces the height of the hole-trapped potential well and the electron-trapped barrier, facilitating a greater flow of electrons into the channel. This positive feedback mechanism results in the activation of the FBFET, achieving a switched-on state. Consequently, the feedback mechanism enables the achievement of a steep switching characteristic.

Steep switching characteristics are examined across a range of operating temperatures. In Fig. 4, the transfer characteristics of the device are presented with previously noted parameters, varied from 300 K to 400 K. As the temperature rises, V$_{\mathrm{ON}}$ decreases, and both I$_{\mathrm{ON}}$ and I$_{\mathrm{OFF}}$ exhibit an increase. Specifically, as the temperature ascends from 300 K to 400 K, I$_{\mathrm{ON}}$ escalates from 10$^{-6}$ A/${\mu}$m to 10$^{-5}$ A/${\mu}$m, accompanied by a more pronounced increase in I$_{\mathrm{OFF}}$, varied from 10$^{-14}$to 10$^{-11}$ A/${\mu}$m.. As the temperature increases, a number of electron-hole pairs (EHP) are generated through thermal processes. Consequently, at higher temperatures, the quantity of carriers capable of diffusing beyond the energy band increases in comparison to lower temperatures. Finally, both I$_{\mathrm{OFF}}$ and I$_{\mathrm{ON}}$ exhibit an increase with escalating temperatures.

In Fig. 5, it is observed that with increasing temperature, both I$_{\mathrm{ON}}$ and I$_{\mathrm{OFF}}$ exhibit an upward trend, with the increase in I$_{\mathrm{OFF}}$ surpassing that of I$_{\mathrm{ON}}$. This asymmetric change in current leads to a degradation of the I$_{\mathrm{ON}}$/I$_{\mathrm{OFF}}$ current ratio. Regarding V$_{\mathrm{ON}}$, it experiences an elevation at lower temperatures due to the increased difficulty of carriers in overcoming the barrier. As V$_{\mathrm{ON}}$ holds a similar significance to the threshold voltage in MOSFETs, circuit designers working with FBFETs should account for the temperature-dependent variation in V$_{\mathrm{ON}}$.

Fig. 6(a) shows two energy barriers in the channel region for blocking the injection of charge carriers at 300 K and 400 K [2]. There is significant difference in energy barrier. This difference caused by hole concentration difference as shown in Fig. 6(b)\textcolor{color-1}{.} With the temperature increasing from 300 K to 400 K, electron-hole pairs are generated due to heightened thermal energy. It is evident that hole concentrations increased within the range of 0.025 ${\mu}$m to 0.075 ${\mu}$m, coinciding with a reduction in the energy band height. As illustrated in the Fig. 6(a), the concentration of holes formed through Electron-Hole Pairs (EHP) exhibits a more pronounced impact on the change in the energy band within the range of 0.025 ${\mu}$m to 0.075 ${\mu}$m compared to the concentration of electrons. The increased hole concentration leads to an increase in positive charge within this region. Consequently, the height of the barrier decreases at 400 K. This reduction in barrier height influences the movement of electrons from the source over the barrier, resulting in a I$_{\mathrm{ON}}$ increase.

In Fig. 7(a) and (b), transfer characteristics are presented with V$_{\mathrm{DS}}$ set at 0.8 V and 1.0 V, respectively, at temperatures of 300 K and 400 K. A comparison between Fig. 7(a) and (b) reveals an increase in I$_{\mathrm{OFF}}$ as the temperature rises from 300 K to 400 K. When examining drain voltages of 0.8 V and 1.0 V, it becomes apparent that higher drain voltages correspond to higher I$_{\mathrm{ON}}$ values. This increase in I$_{\mathrm{ON}}$ is attributed to the enhanced velocity of carriers at a V$_{\mathrm{DS}}$ of 1.0 V, where the energy band exhibits a lower barrier compared to a V$_{\mathrm{DS}}$ of 0.8 V, as illustrated in Fig. 7(c). Additionally, the escalation in I$_{\mathrm{OFF}}$ is a consequence of the diminished barrier between the source and the channel.

Fig. 8 incorporates the variations in crucial parameters of the FBFET concerning changes in both drain voltage and temperature. For I$_{\mathrm{OFF}}$ and I$_{\mathrm{ON}}$, linear characteristics are evident with respect to the drain voltage, while only V$_{\mathrm{ON}}$ displays nonlinear characteristics. The I$_{\mathrm{ON}}$ and I$_{\mathrm{OFF}}$ outcomes indicate a considerable shift in the current range of the device. Additionally, with the change in voltage polarity in the case of V$_{\mathrm{ON}}$, it becomes possible to anticipate the usable temperature range when applying FBFETs in a circuit.

In Fig. 9, the transfer characteristics were observed with respect to the variation in the fixed gate voltage at both 300 K and 400 K. Figure 9(a) and (b) reveal that as the fixed gate voltage increases, the I$_{\mathrm{OFF}}$ decreases, and V$_{\mathrm{ON}}$ increases; however, I$_{\mathrm{ON}}$ exhibits minimal change. Even though the fixed gate is essential for establishing the potential barrier in the FBFET, I$_{\mathrm{ON}}$ remains relatively constant when the fixed gate voltage is changed. Figure 9(c) demonstrates that as V$_{\mathrm{FG}}$ is increased at 300 K, the height of the potential barrier increases. This phenomenon results in changes to V$_{\mathrm{ON}}$ and I$_{\mathrm{OFF}}$ when V$_{\mathrm{FG}}$ is modified. The increased potential barrier prevents the movement of carriers, leading to a decrease in I$_{\mathrm{OFF}}$ and an increase in V$_{\mathrm{ON}}$.

Fig. 3. Energy band diagram of FBFET under V$_{DS}$ = 0.9 V and V$_{FG}$ = 0.7 V: (a) V$_{CG}$ = -1.0 V; (b) V$_{CG}$ = 1.5 V. the energy barrier is collapsed by the positive feedback mechanism.
../../Resources/ieie/JSTS.2024.24.1.33/fig3.png
Fig. 4. Transfer characteristics of double-gate FBFET with various temperature (300 K ~ 400 K).
../../Resources/ieie/JSTS.2024.24.1.33/fig4.png
Fig. 5. (a) Simulated I$_{ON}$ and I$_{OFF}$; (b) V$_{ON}$ for various temperatures from 300 to 400 K.
../../Resources/ieie/JSTS.2024.24.1.33/fig5.png
Fig. 6. (a) Energy band diagram; (b) Hole concentration; (c) Electron concentration at 300 K and 400 K.
../../Resources/ieie/JSTS.2024.24.1.33/fig6.png
Fig. 7. Simulated V$_{CG}$ - I$_{D}$ for V$_{DS}$ = 0.8 V and V$_{DS}$ = 1.0 V at (a) 300 K; (b) 400 K; (c) energy band diagram at 300 K for V$_{DS}$ = 0.8 V and V$_{DS}$ = 1.0 V.
../../Resources/ieie/JSTS.2024.24.1.33/fig7.png
Fig. 8. Electrical characteristics with temperature and VD variations: (a) I$_{OFF}$; (b) I$_{ON}$; (c) V$_{ON}$.
../../Resources/ieie/JSTS.2024.24.1.33/fig8.png
Fig. 9. Simulated V$_{CG}$ _ I$_{D}$ for V$_{FG}$ = 0.6 V and V$_{FG}$ = 0.8 V at (a) 300 K; (b) 400 K; (c) represents the energy band diagram at 300 K for V$_{FG}$ = 0.8 V and V$_{FG}$ = 0.6 V.
../../Resources/ieie/JSTS.2024.24.1.33/fig9.png

IV. CONCLUSIONS

In this study, the high-temperature characteristics of FBFET were investigated using TCAD simulation, comprehensively exploring various aspects of high-temperature operation. The I$_{\mathrm{ON}}$ at 400 K exhibited an increase from 10$^{-6}$ to 10$^{-4}$ by elevating V$_{\mathrm{DS}}$ from 0.8 V to 1.0 V. Simultaneously, the I$_{\mathrm{OFF}}$ at 400 K demonstrated a decrease from 10$^{-9}$ A/${\mu}$m to 10$^{-11}$ A/${\mu}$m by increasing V$_{\mathrm{FG}}$ from 0.6 V to 0.8 V, thereby enhancing the device's performance.

Subsequently, we assessed the device's performance in relation to temperature changes. V$_{\mathrm{ON}}$ decreased from 0.4 V at 300 K to -0.8 V at 400 K. Furthermore, the on/off ratio declined from 10$^{8}$ at 300 K to 10$^{6}$ at 400 K. Despite this performance degradation, it was confirmed that the device remains operational at elevated temperatures. The operational characteristics of the device were modulated at high temperatures through adjustments in V$_{\mathrm{DS}}$ and V$_{\mathrm{FG}}$. It was also established that the desired specifications could be achieved through such voltage modifications, particularly at high temperatures.

ACKNOWLEDGMENTS

This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korean government (MSIT) (No. 2021R1F1A1056255). The EDA tool was supported by the IC Design Education Center (IDEC), Korea.

References

1 
Thompson, S.E.; Srivatsan, P. Moore’s law: The future of Si microelectronics. Mater. Today 2006, 9, 20-25.URL
2 
Jo, J. Study of Temperature Effects on Negative Capacitance Field-Effect Transistor. IEEK 2014, 37, 70-72.URL
3 
Jo, J. Fifty Years of Moore’s Law. IEEE Trans. Semicond. Manuf. 2011, 24, 202-207.URL
4 
Palestri, P.; Eminente, S.; Esseni, D.; Fiegna, C.; Sangiorgi, E.; Selmi, L. An improved semi-classical Monte-Carlo approach fornano-scale MOSFET simulation. IEEE Trans. Solid-State Electron. 2005, 49, 727-732.DOI
5 
Takayasu, S. Perspectives of low-power VLSI’s. IEICE Trans. Electron. 2004, 87, 429-436.URL
6 
Cristoloveanu, S.; Wan, J.; Zaslavsky, A. A review of sharp-switching devices for ultra-low power applications. IEEE J. Electron. Devices Soc.DOI
7 
Cristoloveanu, S.; Wan, J.; le Royer, C.; Zaslavsky, A. (Invited) Innovative Sharp Switching Devices. IEEE Trans. Semicond. Manuf. 2013, 54, 65-75.DOI
8 
Choi, W.Y.; Park, B.-G.; Lee, J.D.; Liu, T.-J.K. Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec. IEEE Electron Device Lett. 2007, 28, 743-745.DOI
9 
Dennard, R.; Gaensslen, F.; Yu, H.-N.; Rideout, V.; Bassous, E.; LeBlanc, A. Design of ion-implanted MOSFET’s with very small physical dimensions. IEEE J. Solid-State Circuits 1974, 9, 256-268.DOI
10 
Kim, M.; Lee, K.; Kim, S. A review of feedback field-effect transistors: operation mechanism and their applications. IKEEE 2018, 22, 499-505.DOI
11 
Jing, W.; Cristoloveanu, S.; Royer, C.L.; Zaslavsky, A. A systematic study of the sharp-switching Z2-FET device: From mechanism to modeling and compact memory applications. Solid-State Electron. 2013, 90, 2-11.DOI
12 
Wan, J.; Cristoloveanu, S.; Le Royer, C.; Zaslavsky, A. A feedback silicon-on-insulator steep switching device with gate-controlled carrier injection A. Solid-State Electron. 2012, 76, 109-111.DOI
13 
Kim, M.; Kim, Y.; Lim, D.; Woo, S.; Cho, K.; Kim, S. Steep switching characteristics of single-gated feedback field-effect transistors. Nat. Nanotechnol. 2016, 28, 055205.DOI
14 
MITCH LESLIE, “PANDEMIC SCRAMBLES THE SEMICONDUCTOR SUPPLY CHAIN,” ENGINEERING, VOL. 9, NO. 2, PP. 10-12, FEB., 2022.URL
15 
R. W. Johnson, et al, “The Changing Automotive Environment: High-Temperature Electronics,” The Changing Automotive Environment: High- Temperature Electronics, Vol. 27, No. 3, pp. 164- 176, Jul., 2004.DOI
16 
M. A. HUQUE, ET AL, “SILICON-ON-INSULATOR BASED HIGH-TEMPERATURE ELECTRONICS FOR AUTOMOTIVE APPLICATIONS,” IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, PP. 2538-2543, JUN., 2008.DOI
17 
LEE, C.; KO, E.; SHIN, C. STEEP SLOPE SILICON-ON-INSULATOR FEEDBACK FIELD-EFFECT TRANSISTOR: DESIGN AND PERFORMANCE ANALYSIS. IEEE TRANS. ELECTRON DEVICES 2018, 66, 286-291.DOI
18 
El Dirani, H.; Solaro, Y.; Fonteneau, P.; Ferrari, P.; Cristoloveanu, S. Properties and mechanisms of Z2-FET at variable temperature. Solid-State Electronics. 2016, 115, 201-206.DOI
19 
Lee C., Sung J., Shin C. Understanding of Feedback Field-Effect Transistor and Its Applications. Appl. Sci.2020;10:3070.DOI
Myeong-Ho Park
../../Resources/ieie/JSTS.2024.24.1.33/au1.png

Myeong-Ho Park is currently pursuing the B.S. degree in the Department of Electronic Engi-neering from Myongji University, Yong-In, South Korea. His interests include Device design with TCAD simulation and Advanced semicon-ductor process technology.

Ki-Chan Kim
../../Resources/ieie/JSTS.2024.24.1.33/au2.png

Ki-Chan Kim is currently pursuing the B.S. degree in the Department of Electronic Engineering from Myongji University, Yong-In, South Korea. His research interests include Device process with TCAD simulation and Semiconductor circuit design.

Seung-Yeon Oh
../../Resources/ieie/JSTS.2024.24.1.33/au3.png

Seung-Yeon Oh is currently pursuing the B.S. degree in the Department of Electronic Engi-neering from Myongji University, Yong-In, South Korea. Her research interests include Device design with TCAD simulation and Advanced semiconductor process technology.

Il Hwan Cho
../../Resources/ieie/JSTS.2024.24.1.33/au4.png

Il Hwan Cho received the B.S. in Electrical Engineering from Korea Advanced Institute of Science and Technology (KAIST), Daejon, Korea, in 2000 and M.S., and Ph.D. degrees in electrical engineering from Seoul National University, Seoul, Korea, in 2002, 2007, respectively. From March 2007 to February 2008, he was a Postdoctoral Fellow at Seoul National University, Seoul, Korea. In 2008, he joined the Department of Electronic Engineering at Myongji University, Yongin, where he is currently a Professor. His current research interests include improvement, characterization and measurement of non-volatile memory devices and nano scale transistors including tunneling field effect transistor.